🎉   Please check out our new website over at books-etc.com.

Seller
Your price
£66.60
RRP: £89.99
Save £23.39 (26%)
Printed on Demand
Dispatched within 14-21 working days.

Gain-Cell Embedded DRAMs for Low-Power VLSI Systems-on-Chip

Format: Hardback
Publisher: Springer International Publishing AG, Cham, Switzerland
Published: 14th Jul 2017
Dimensions: w 156mm h 234mm d 11mm
Weight: 402g
ISBN-10: 3319604015
ISBN-13: 9783319604015
Barcode No: 9783319604015
Trade or Institutional customer? Contact us about large order quotes.
Synopsis
This book pioneers the field of gain-cell embedded DRAM (GC-eDRAM) design for low-power VLSI systems-on-chip (SoCs). Novel GC-eDRAMs are specifically designed and optimized for a range of low-power VLSI SoCs, ranging from ultra-low power to power-aware high-performance applications. After a detailed review of prior-art GC-eDRAMs, an analytical retention time distribution model is introduced and validated by silicon measurements, which is key for low-power GC-eDRAM design. The book then investigates supply voltage scaling and near-threshold voltage (NTV) operation of a conventional gain cell (GC), before presenting novel GC circuit and assist techniques for NTV operation, including a 3-transistor full transmission-gate write port, reverse body biasing (RBB), and a replica technique for optimum refresh timing. Next, conventional GC bitcells are evaluated under aggressive technology and voltage scaling (down to the subthreshold domain), before novel bitcells for aggressively scaled CMOS nodes and soft-error tolerance as presented, including a 4-transistor GC with partial internal feedback and a 4-transistor GC with built-in redundancy.

New & Used

Seller Information Condition Price
-New£66.60
+ FREE UK P & P

What Reviewers Are Saying

Be the first to review this item. Submit your review now